- UCAS course code
- HHP3
- UCAS institution code
- M20
MEng Mechatronic Engineering with Industrial Experience / Course details
Year of entry: 2024
- View tabs
- View full page
Course unit details:
Digital Systems Design II
Unit code | EEEN20121 |
---|---|
Credit rating | 10 |
Unit level | Level 2 |
Teaching period(s) | Semester 1 |
Available as a free choice unit? | No |
Overview
This unit will cover the following:
- Digital system design process. EDA tools and design viewpoints. Behavioural, dataflow, and gate-level descriptions.
- Hardware description languages. VHDL modelling concepts. Behavioural and structural architecture descriptions. Concurrent and sequential statements. Event-driven simulation.
- Building blocks for digital systems: tri-state buffers, multiplexers, latches, flip-flops, registers, counters, arithmetic circuits, finite state machines.
- Design methodology. Synchronous systems. Top down design. Register-transfer-level design. Test benches. Synthesis from VHDL.
- Implementation issues: gate delays, timing, critical path, communication between unsynchronised machines, coping with metastability.
- Introduction to Programmable Logic Devices (FPGAs, CPLDs)
Pre/co-requisites
Unit title | Unit code | Requirement type | Description |
---|---|---|---|
Digital System Design I | EEEN10131 | Pre-Requisite | Compulsory |
Aims
This course unit aims to: Enable students to use structured digital system design methods, hardware description languages and verification tools to design digital systems. Expose students to practical implementation issues for digital systems.
Learning outcomes
On the successful completion of the course, students will be able to:
ILO 1 - Predict behavior of a component specified using a Hardware Description Language (VHDL). [Developed] [Assessed]
ILO 2 - Produce VHDL descriptions of digital data-path components, finite state machines and algorithmic state machines. [Developed] [Assessed]
ILO 3 - Design and implement simple synchronous digital systems using FPGA hardware. [Developed] [Assessed]
ILO 4 - Estimate timing performance limits of a given digital circuit. [Developed] [Assessed]
Teaching and learning methods
Assessment methods
Method | Weight |
---|---|
Other | 20% |
Written exam | 80% |
Coursework:
Course work forms 20% of the unit assessment and is both formative and summative. Completion of all coursework is mandatory.
Feedback methods
.
Study hours
Scheduled activity hours | |
---|---|
Lectures | 20 |
Practical classes & workshops | 9 |
Tutorials | 4 |
Independent study hours | |
---|---|
Independent study | 67 |
Teaching staff
Staff member | Role |
---|---|
Alex Casson | Unit coordinator |